## CMPE 315: Principles of VLSI Design Lab Cover Page

| Lab #                 | <u>:</u>     | 1             |  |
|-----------------------|--------------|---------------|--|
| Lab Title             | :            |               |  |
|                       |              |               |  |
| Name                  | :            | Nem Negash    |  |
| Section               | <u> </u>     | 01            |  |
|                       |              |               |  |
| Date Submitted        | •            | 09/20/2021    |  |
| Dute Submitted        | •            | 09/20/2021    |  |
|                       |              |               |  |
|                       |              |               |  |
|                       |              |               |  |
| TA / Grader Use O     | nly:         |               |  |
| I ata Cubmission Dadi |              | an day lata). |  |
| Late Submission Dedu  | 1000 (20% pe | er day late): |  |
| Other Deductions:     |              |               |  |
| other beaucions.      |              |               |  |
|                       |              |               |  |
|                       |              |               |  |
| Final Lab Grade:      |              |               |  |
| Comments to students  | •            |               |  |

## Lab status and Simulation Procedure:

I was able to fully complete the lab, having it working using file I/O and one printing out to the terminal. My ALU entity ran using three other entities, which were just an adder, inverter and a four bit four to one multiplexer. The four bit four to one multiplexer runs another entity that is a one bit four to one multiplexer, and that entity runs a one bit two to one multiplexer that is called four times. The adder and inverter entities are given to us.

## **Output Explanation:**

The truth table for the ALU is supposed to look like this where A = 3 and B = 2:

| S1 | S0 | Cin | A    | В    | G    | Cout |
|----|----|-----|------|------|------|------|
| 0  | 0  | 0   | 0011 | 0010 | 0011 | 0    |
| 0  | 1  | 0   | 0011 | 0010 | 0101 | 0    |
| 1  | 0  | 0   | 0011 | 0010 | 0000 | 1    |
| 1  | 1  | 0   | 0011 | 0010 | 0010 | 1    |
| 0  | 0  | 1   | 0011 | 0010 | 0100 | 0    |
| 0  | 1  | 1   | 0011 | 0010 | 0110 | 0    |
| 1  | 0  | 1   | 0011 | 0010 | 0001 | 1    |
| 1  | 1  | 1   | 0011 | 0010 | 0011 | 1    |

This is the input for the file I/O test bench:

0011 //A

0010 //B

0 //S0

0 //S1

0 //Cin

0011

0010

0

1

0

0011

0010

```
1
0
0
0011
0010
1
1
0
0011
0010
0
0
1
0011
0010
0
1
1
0011
0010
1
0
1
0011
0010
1
1
1
The output for the file I/O test bench is as follows:
0011 //G
    //Cout
```

```
0101

0

0000

1

0010

1

0100

0

0110

0

0001

1

0011
```

This matches the truth table which shows the output is valid. Next is the output for the std out test bench:

```
A:0011 B:0010 S1:0 S0:0 Carry In:0
Output:0011 Carry Out:0
A:0011 B:0010 S1:0 S0:1 Carry In:0
Output:0101 Carry Out:0
A:0011 B:0010 S1:1 S0:0 Carry In:0
Output:0000 Carry Out:1
A:0011 B:0010 S1:1 S0:1 Carry In:0
Output:0010 Carry Out:1
A:0011 B:0010 S1:0 S0:0 Carry In:1
Output:0100 Carry Out:0
A:0011 B:0010 S1:0 S0:1 Carry In:1
Output:0110 Carry Out:0
A:0011 B:0010 S1:1 S0:0 Carry In:1
Output:0001 Carry Out:1
A:0011 B:0010 S1:1 S0:1 Carry In:1
Output:0011 Carry Out:1
```

The output for the std out test bench also matches the truth table which shows it's valid.

## **Hierarchy of Design Specification**



Inverter: flips 1 bit input

Adder4: computes addition with carry to 4-bit inputs and carry in Adder1: computes addition with a carry for 1-bit inputs and carry in

And2: and gate with 2 inputs Or3: or gate with 3 inputs Xor2: xor gate with inputs

Mux\_4\_bit: 4 to 1 multiplexer with 4-bit inputs and output, takes in all 0s, B, not B, and all 1s

Mux\_4\_1: 4 to 1 multiplexer with 1-bit inputs and output Mux\_2\_1: 2 to 1 multiplexer with 1-bit inputs and output

The ALU entity first uses the inverter entity to invert B. The inverter takes in a 1-bit input, so the inverter entity is called 4 times to flip all four bits of B. From there the two constants, all 0 and

all\_1, B, and not\_B are sent into the 4 to 1 4-bit multiplexer alongside with two select bits which calls the mux\_4\_1 entity which is basically a 4 o 1 1-bit multiplexer. It calls it 4 times to get the output value for the 4-bit inputs using the two select bits. The mux\_4\_1 entity itself also calls another mux\_2\_1 mux which takes in two 1-bit inputs and uses and, or, and not gates to calculate the output. The output of the mux\_4\_bit entity is then put into a signal which is then passed to the adder4 entity alongside A and the carry in input. The output of the adder is then outputted as the output of the ALU.

PRINT ALL VHDL CODE USING THE ENSCRIPT COMMAND GIVEN ON THE WEBPAGE AND INCLUDE IT AT THE END OF YOUR REPORT.